A Design of Stereoscopic 3D Video Processing System Based on FPGA 3D Formatter in case of FPR
dc.contributor.author | Sokullu, Radosveta | |
dc.contributor.author | Aydin, Mutlu | |
dc.contributor.editor | Yetongnon, K | |
dc.contributor.editor | Dipanda, A | |
dc.contributor.editor | Chbeir, R | |
dc.date.accessioned | 2019-10-27T21:55:23Z | |
dc.date.available | 2019-10-27T21:55:23Z | |
dc.date.issued | 2013 | |
dc.department | Ege Üniversitesi | en_US |
dc.description | 9th International Conference on Signal-Image Technology and Internet-Based Systems (SITIS) -- DEC 02-05, 2013 -- Kyoto, JAPAN | en_US |
dc.description.abstract | In this paper, we present the details of a video processing system that combines the advantages of Film Patterned Retarder LED/LCD display technology and an FPGA based 3D formatter with enhanced, superior video processing techniques such as formatting, color correction and 3D video depth adjustment. The system includes hardware and software implementation which is designed to process stereoscopic 3D formats using a new methodology. A significant advantage of the system is the possibility to support HDMI 1.4 mandatory formats by using HDMI 1.3 capable System-on-Chip (SoC) scaler IC. The 3D function is provided by FPGA based 3D formatter. Because of the reconfigurable enhanced video blocks, the suggested FPGA based formatter can be designed as an ASIC chip to be used in TVs and set-top box (STB) applications. | en_US |
dc.description.sponsorship | Ministry of IndustryMinistry of Science, Industry & Technology - Turkey [SAN-TEZ 841] | en_US |
dc.description.sponsorship | This study is partially supported by Ministry of Industry, project SAN-TEZ 841, ensuring better cooperation between the academy and the industry in Turkey. | en_US |
dc.identifier.doi | 10.1109/SITIS.2013.29 | |
dc.identifier.endpage | 117 | en_US |
dc.identifier.isbn | 978-1-4799-3211-5 | |
dc.identifier.startpage | 111 | en_US |
dc.identifier.uri | https://doi.org/10.1109/SITIS.2013.29 | |
dc.identifier.uri | https://hdl.handle.net/11454/48221 | |
dc.identifier.wos | WOS:000346159700018 | en_US |
dc.identifier.wosquality | N/A | en_US |
dc.indekslendigikaynak | Web of Science | en_US |
dc.language.iso | en | en_US |
dc.publisher | Ieee | en_US |
dc.relation.ispartof | 2013 International Conference on Signal-Image Technology & Internet-Based Systems (Sitis) | en_US |
dc.relation.publicationcategory | Konferans Öğesi - Uluslararası - Kurum Öğretim Elemanı | en_US |
dc.rights | info:eu-repo/semantics/closedAccess | en_US |
dc.subject | 3D | en_US |
dc.subject | Film Patterned Retarder | en_US |
dc.subject | FPGA based 3D formatter | en_US |
dc.subject | Stereoscopic 3D | en_US |
dc.title | A Design of Stereoscopic 3D Video Processing System Based on FPGA 3D Formatter in case of FPR | en_US |
dc.type | Conference Object | en_US |